Code No: R1621042 (R16)

Time: 3 hours

**SET** - 1

Max. Marks: 70

## II B. Tech I Semester Regular/Supplementary Examinations, October/November - 2019 SWITCHING THEORY AND LOGIC DESIGN

(Com to ECE, EIE and ECC)

|                |    | Note: 1. Question Paper consists of two parts (Part-A and Part-B)  2. Answer ALL the question in Part-A  3. Answer any FOUR Questions from Part-B                                                   |      |  |  |  |
|----------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|
| <u>PART –A</u> |    |                                                                                                                                                                                                     |      |  |  |  |
| 1.             | a) | What do you mean by Weighted code? Give examples.                                                                                                                                                   | (3M) |  |  |  |
|                | b) | Define the Boolean function.                                                                                                                                                                        | (2M) |  |  |  |
|                | c) | List the applications of Multiplexers                                                                                                                                                               | (3M) |  |  |  |
|                | d) | What are the merits of PAL.?                                                                                                                                                                        | (2M) |  |  |  |
|                | e) | What are the differences between synchronous and asynchronous sequential circuits                                                                                                                   | (2M) |  |  |  |
|                | f) | Write the procedure for state diagram reduction?                                                                                                                                                    | (2M) |  |  |  |
|                |    | <u>PART -B</u>                                                                                                                                                                                      |      |  |  |  |
| 2.             | a) | Convert the following numbers into decimal numbers i) 10110111011101 <sub>2</sub> ii) A0CB.EE <sub>16</sub>                                                                                         | (7M) |  |  |  |
|                | b) | Perform the subtraction (-6) - (-13) using signed 2's complement representation.                                                                                                                    | (7M) |  |  |  |
| 3.             | a) | For the given Boolean function F=x y' z + x' y' z +w' x y + w x' y + w x y i. Simplify the function to minimal literals using Boolean algebra. ii. Construct the logic diagram using only NOR gates | (7M) |  |  |  |
|                | b) | Reduce the expression using K-map $\sum m(0,1,4,5,7,9,11,15)+d(10,14)$ .                                                                                                                            | (7M) |  |  |  |
| 4.             | a) | Design a circuit to convert Excess-3 code to BCD code using discrete Logic gates.                                                                                                                   | (7M) |  |  |  |
|                | b) | Realize the Boolean function $F=\Sigma(1,2,5,7)$ using (i) 8x1 multiplexer (ii) 4x1 multiplexer                                                                                                     | (7M) |  |  |  |
| 5.             | a) | Specify the size of a ROM (number of words and numbers bits per word) that will accommodate the truth table of a BCD to seven segment decoder with an enable input and draw the logic diagram.      | (7M) |  |  |  |
|                | b) | Design a BCD to Excess-3 code converter and implement using suitable PLA.                                                                                                                           | (7M) |  |  |  |
| 6.             | a) | What do you mean by triggering? Explain the various triggering modes with examples.                                                                                                                 | (7M) |  |  |  |
|                | b) | Design Mod-10 Counter using T Flip-Flops.                                                                                                                                                           | (7M) |  |  |  |
| 7.             | a) | Draw the logic diagram of Meelay and Moore models and also explain their operation with examples                                                                                                    | (7M) |  |  |  |
|                | b) | Explain the minimization procedure for determining the set of equivalent state of a specified machine M.                                                                                            | (7M) |  |  |  |

Code No: R1621042 (R16) (SET - 2

## II B. Tech I Semester Regular/Supplementary Examinations, October/November - 2019 SWITCHING THEORY AND LOGIC DESIGN

(Com to ECE, EIE and ECC)

Time: 3 hours Max. Marks: 70 Note: 1. Question Paper consists of two parts (Part-A and Part-B) 2. Answer **ALL** the question in **Part-A** 3. Answer any **FOUR** Questions from **Part-B** PART -A 1. a) Define 2421 code. (2M)State De-morgan theorems (3M)b) c) What is encoder? Give examples. (2M)d) Give the comparison between PLA and PAL. (2M)What are the differences between Latches and Flip Flops (2M)What are the limitations of FSM? (3M)PART-B Explain different methods used to represent negative numbers in binary 2. (7M)system. b) Write the following binary numbers in signed 1's complement form and signed (7M)2's complement form using 16 bit registers. (i) +1001010 (ii) -11110000 (iii) -11001100.1 (iv) +100000011.111 a) Obtain the complement of the following Boolean expressions. (4M)3. (i) AB+A(B+C)+B'(B+D) (ii) A+B+A'B'C Simplify the function  $F(w, x, y, z) = \Sigma(1,3,7,11,15)$ , which has the don't care (10M) $d(w, x, y, z) = \Sigma(0,2,5)$  using Karnaugh map conditions (7M)4. a) Explain the priority encoder with a neat logic diagram. Explain the operation of a look ahead adder circuit with neat diagram (7M)b) 5. a) Tabulate the PLA programming table for the four Boolean functions listed (7M) $A(x,y,z) = \Sigma (1, 2, 4, 6)$  $B(x,y,z) = \Sigma (0, 1, 6, 7)$  $C(x,y,z) = \Sigma (2,6)$  $D(x,y,z) = \Sigma (1, 2, 3, 5, 7)$ b) Design a BCD to seven segment decoder using PROM (7M)Draw the logic diagram of a JK flip flop and using excitation table. explain its (7M)operation. b) Draw the circuit diagram of Johnson counter using D-flip-flops and explain its (7M)operation with the help of bit pattern.

SET - 2

Discuss Mealay Machine models of sequential circuits.

(4M)

b) Convert the following Mealay machine into a corresponding Moore machine. (10M)

| Present | Input, X=0         | Input, X=1         |
|---------|--------------------|--------------------|
| State   | Next state, output | Next state, output |
| A       | B, 0               | E, 0               |
| В       | E, 0               | D, 0               |
| C       | D, 1               | A, 0               |
| D       | C,1                | E, 0               |

**SET - 3** Code No: R1621042

## II B. Tech I Semester Regular/Supplementary Examinations, October/November - 2019 SWITCHING THEORY AND LOGIC DESIGN

(Com to ECE, EIE and ECC)

Time: 3 hours Max. Marks: 70 Note: 1. Question Paper consists of two parts (Part-A and Part-B) 2. Answer **ALL** the question in **Part-A** 3. Answer any **FOUR** Questions from **Part-B** PART -A 1. a) Concert  $(0.513)_{10}$  to octal (3M)(2M)b) Obtain the dual of A'B+A'BC'+A'BCD+A'BC'D'E c) What is binary subtractor? (2M)(3M)d) Give the basic structure of PLA. (2M)What is Race around condition? (2M)What is a state diagram? **PART-B** Represent (199)<sub>10</sub> in the following code: (i) Binary (ii) BCD (iii) 2421 (8M)(iv) 84-2-1. b) Convert the following. (6M)i.  $AB_{16} = ()_{10}$ ii.  $1234_8 = ()_{10}$ iii.  $10110011_2 = ()_{10}$ 3. Simplify the following Boolean function to a minimum number of literals. (4M) $F(A, B, C) = \sum (1,4,5,6,7)$ . b) For the given function (10M) $F(A, B, C, D, E) = \Sigma(0.1, 2, 3, 4, 5, 9, 10, 16, 17, 18, 19, 20, 22, 25, 26) + \Sigma d (7, 18, 19, 20, 22, 25, 26) + \( \Sigma \)$ 11, 12, 13, 15, 23, 27, 28, 29, 30). Obtain minimal SOP expression using K-Map. Explain how a decoder can be converted into a de-multiplexer with relevant (7M)block diagrams and truth tables. b) Realize a 3 to 8 decoder using 2 to 4 decoder and other required gates. (7M)Implement the following Boolean functions using a PAL that has four sections (10M)with three product terms each. F1 (A, B, C, D) =  $\sum$  (2, 12, 13) and F2 (A, B, C, D) =  $\sum$  (7, 8, 9, 10, 11, 12, 13, 14, 15) b) Compare PROM, PLA and PAL. (4M)

( SET - 3 )

| 6. | a) | Using the method of flip flop conversion carry out the conversion from JK flip flop to D flip flop. | (7M)  |
|----|----|-----------------------------------------------------------------------------------------------------|-------|
|    | b) | Design a decade counter using RS flip flops.                                                        | (7M)  |
| 7. | a) | Distinguish between Meelay & Moore machines                                                         | (4M)  |
|    | b) | Design a Moore type sequence detector to detect a serial input sequence of 101.                     | (10M) |

## II B. Tech I Semester Regular/Supplementary Examinations, October/November - 2019 SWITCHING THEORY AND LOGIC DESIGN

(Com to ECE, EIE and ECC)

Time: 3 hours Max. Marks: 70 Note: 1. Question Paper consists of two parts (Part-A and Part-B) 2. Answer **ALL** the question in **Part-A** 3. Answer any **FOUR** Questions from **Part-B** PART -A 1. (3M)Concert  $(0.513)_{10}$  to hexadecimal b) Obtain the Complement of ABEF+ABE'F'+A'B'EF (2M)(2M)What are the applications of full adders? (3M)Describe a programming table with respect to PLDS. (2M)What is toggle condition in a flip flop? (2M)What is the significance of reduction of state tables. **PART-B** Implement the function  $F(A,B,C,D) = \sum m(0,2,3,4,6,7,9,10,12,15)$  with the 2. (6M)following four level forms. i) NAND-AND ii) NOR-OR iii) OR -AND. b) Given the 8-bit data word 10111001, generate the 12-bit composite word for (8M)the Hamming code that corrects and detects signals error. Simplify the following Boolean function using K –Map method in POS form. (7M) $F=\Pi(2,3,4,6,9,11,12,13).$ b) Simplify the following Boolean function using Tabulation method. (7M) $Y(A,B,C,D) = \Sigma(1,3,5,8,9,11,15)$ 4. (7M)Design a 4 bit carry look ahead adder circuit. b) Implement  $64 \times 1$  multiplexer with four  $16 \times 1$  and one  $4 \times 1$  multiplexer (use (7M)only block diagram). a) Given a 32 x 8 Rom chip with an enable input, show the external connection (10M)necessary to construct a 128 x 8 Rom with four chips and a decoder. Explain the merits & demerits of PROM b) (4M) (7M)Draw the logic diagram of RS flip flop and explain its operation. b) Design a 4 bit ring counter using D flip-flops and explain its operation with the (7M)help of bit pattern. Explain the following related to sequential circuits with suitable examples. (8M)a)State diagram b)State assignment b) Discuss Moore Machine models of sequential circuits. (6M)

||"|"|"|"|