Code No: R1631043





## III B. Tech I Semester Supplementary Examinations, October/November - 2020 DIGITAL IC APPLICATIONS

(Common to Electronics and Communication Engineering, Electronics and Instrumentation Engineering, Electronics and Computer Engineering)

Time: 3 hours

Max. Marks: 70

| Note: | 1. Que | stion | Paper | consis | sts of 1 | two p          | arts ( | Part-A | and | Part | <b>-B</b> ) |
|-------|--------|-------|-------|--------|----------|----------------|--------|--------|-----|------|-------------|
|       | 2. Ans | wer A | LL tl | ne que | stion i  | in <b>Pa</b> i | rt-A   |        |     |      |             |
|       | 3. Ans | wer a | ny FC | )UŔ (  | Questio  | ons fr         | om P   | art-B  |     |      |             |

|    |    | PART –A                                                                                                                               | (14 Marks) |
|----|----|---------------------------------------------------------------------------------------------------------------------------------------|------------|
| 1. | a) | Define Simulation? Explain about simulations at various levels.                                                                       | [2M]       |
|    | b) | What are the functions to be formed by ALU?                                                                                           | [2M]       |
|    | c) | What is VHDL and write a Simple Program.                                                                                              | [2M]       |
|    | d) | What are the disadvantages of Ripple adder?                                                                                           | [3M]       |
|    | e) | Explain the need of master slave operation.                                                                                           | [3M]       |
|    | f) | What is the difference between mealy and Moore machines.                                                                              | [2M]       |
|    |    | PART –B                                                                                                                               | (56 Marks) |
| 2. | a) | Explain the operation of CMOS NAND and NOR Gates.                                                                                     | [7M]       |
|    | b) | Explain the following terms transition time and propagation delay.                                                                    | [7M]       |
| 3. | a) | Explain the VHDL program file structure and explain the same with the synta of a VHDL entity declaration and architecture definition. | ax [7M]    |
|    | b) | Write the basics in VHDL programming using structural and data flomodeling.                                                           | w [7M]     |
| 4. | a) | Write a VHDL program for 4x1 Multiplexer and 1x4 Demultiplexer.                                                                       | [7M]       |
|    | b) | Explain Null, Next, Assertion, and Wait statements.                                                                                   | [7M]       |
| 5. | a) | Explain about 74X157 2-input 4-output multiplexer.                                                                                    | [7M]       |
|    | b) | Explain about parity generator and checker.                                                                                           | [7M]       |
| 6. | a) | Write a VHDL code for 8-bit ring counter.                                                                                             | [7M]       |
|    | b) | Explain the operation of synchronous 4-bit binary counter.                                                                            | [7M]       |
| 7. |    | Write short notes on the following:                                                                                                   |            |
|    |    | a) Mealy Machine                                                                                                                      | [7M]       |
|    |    | b) State diagram.                                                                                                                     | [7M]       |
|    |    |                                                                                                                                       |            |

\*\*\*\*